Back to Search
ISBN 9781729072141 is currently unpriced. Please contact us for pricing.
Available options are listed below:

Low Latency Messages on Distributed Memory Multiprocessors

AUTHOR Nasa, National Aeronautics and Space Adm
PUBLISHER Independently Published (10/21/2018)
PRODUCT TYPE Paperback (Paperback)

Description
Many of the issues in developing an efficient interface for communication on distributed memory machines are described and a portable interface is proposed. Although the hardware component of message latency is less than one microsecond on many distributed memory machines, the software latency associated with sending and receiving typed messages is on the order of 50 microseconds. The reason for this imbalance is that the software interface does not match the hardware. By changing the interface to match the hardware more closely, applications with fine grained communication can be put on these machines. Based on several tests that were run on the iPSC/860, an interface that will better match current distributed memory machines is proposed. The model used in the proposed interface consists of a computation processor and a communication processor on each node. Communication between these processors and other nodes in the system is done through a buffered network. Information that is transmitted is either data or procedures to be executed on the remote processor. The dual processor system is better suited for efficiently handling asynchronous communications compared to a single processor system. The ability to send data or procedure is very flexible for minimizing message latency, based on the type of communication being performed. The test performed and the proposed interface are described. Rosing, Matthew and Saltz, Joel Unspecified Center NAS1-19480; NAS1-18605; RTOP 505-90-52-01...
Show More
Product Format
Product Details
ISBN-13: 9781729072141
ISBN-10: 1729072143
Binding: Paperback or Softback (Trade Paperback (Us))
Content Language: English
More Product Details
Page Count: 28
Carton Quantity: 146
Product Dimensions: 8.50 x 0.06 x 11.02 inches
Weight: 0.20 pound(s)
Country of Origin: US
Subject Information
BISAC Categories
Science | Space Science - General
Descriptions, Reviews, Etc.
publisher marketing
Many of the issues in developing an efficient interface for communication on distributed memory machines are described and a portable interface is proposed. Although the hardware component of message latency is less than one microsecond on many distributed memory machines, the software latency associated with sending and receiving typed messages is on the order of 50 microseconds. The reason for this imbalance is that the software interface does not match the hardware. By changing the interface to match the hardware more closely, applications with fine grained communication can be put on these machines. Based on several tests that were run on the iPSC/860, an interface that will better match current distributed memory machines is proposed. The model used in the proposed interface consists of a computation processor and a communication processor on each node. Communication between these processors and other nodes in the system is done through a buffered network. Information that is transmitted is either data or procedures to be executed on the remote processor. The dual processor system is better suited for efficiently handling asynchronous communications compared to a single processor system. The ability to send data or procedure is very flexible for minimizing message latency, based on the type of communication being performed. The test performed and the proposed interface are described. Rosing, Matthew and Saltz, Joel Unspecified Center NAS1-19480; NAS1-18605; RTOP 505-90-52-01...
Show More
Paperback